![]() |
|
|||
File indexing completed on 2025-05-11 08:23:02
0001 /* SPDX-License-Identifier: BSD-2-Clause */ 0002 0003 /** 0004 * @file 0005 * 0006 * @ingroup DevIRQGIC 0007 * 0008 * @brief This header file provides interfaces of the ARM Generic Interrupt 0009 * Controller (GIC) support specific to the Arm architecture. 0010 */ 0011 0012 /* 0013 * Copyright (C) 2020 On-Line Applications Research Corporation (OAR) 0014 * Written by Kinsey Moore <kinsey.moore@oarcorp.com> 0015 * 0016 * Redistribution and use in source and binary forms, with or without 0017 * modification, are permitted provided that the following conditions 0018 * are met: 0019 * 1. Redistributions of source code must retain the above copyright 0020 * notice, this list of conditions and the following disclaimer. 0021 * 2. Redistributions in binary form must reproduce the above copyright 0022 * notice, this list of conditions and the following disclaimer in the 0023 * documentation and/or other materials provided with the distribution. 0024 * 0025 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 0026 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 0027 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 0028 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 0029 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 0030 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 0031 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 0032 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 0033 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 0034 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 0035 * POSSIBILITY OF SUCH DAMAGE. 0036 */ 0037 0038 #ifndef _RTEMS_DEV_IRQ_ARM_GIC_ARM_H 0039 #define _RTEMS_DEV_IRQ_ARM_GIC_ARM_H 0040 0041 #include <bsp/irq-generic.h> 0042 #include <rtems/score/armv4.h> 0043 0044 #ifdef __cplusplus 0045 extern "C" { 0046 #endif 0047 0048 /** 0049 * @addtogroup DevIRQGIC 0050 * 0051 * @{ 0052 */ 0053 0054 static inline uint32_t arm_interrupt_enable_interrupts(void) 0055 { 0056 return _ARMV4_Status_irq_enable(); 0057 } 0058 0059 static inline void arm_interrupt_restore_interrupts(uint32_t status) 0060 { 0061 _ARMV4_Status_restore(status); 0062 } 0063 0064 static inline void arm_interrupt_facility_set_exception_handler(void) 0065 { 0066 /* 0067 * There is no need to install _ARMV4_Exception_interrupt() since this 0068 * handler is already set by start.S. 0069 */ 0070 } 0071 0072 /** @} */ 0073 0074 #ifdef __cplusplus 0075 } 0076 #endif 0077 0078 #endif /* _RTEMS_DEV_IRQ_ARM_GIC_ARM_H */
[ Source navigation ] | [ Diff markup ] | [ Identifier search ] | [ general search ] |
This page was automatically generated by the 2.3.7 LXR engine. The LXR team |
![]() ![]() |